JPS5513507A - Noise attenuation circuit of fm receiver - Google Patents

Noise attenuation circuit of fm receiver

Info

Publication number
JPS5513507A
JPS5513507A JP8502478A JP8502478A JPS5513507A JP S5513507 A JPS5513507 A JP S5513507A JP 8502478 A JP8502478 A JP 8502478A JP 8502478 A JP8502478 A JP 8502478A JP S5513507 A JPS5513507 A JP S5513507A
Authority
JP
Japan
Prior art keywords
output
detection
voltage control
frequency divider
level
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP8502478A
Other languages
English (en)
Japanese (ja)
Other versions
JPS628977B2 (en]
Inventor
Hiroki Aizawa
Junichi Shibata
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Pioneer Corp
Original Assignee
Pioneer Electronic Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Pioneer Electronic Corp filed Critical Pioneer Electronic Corp
Priority to JP8502478A priority Critical patent/JPS5513507A/ja
Publication of JPS5513507A publication Critical patent/JPS5513507A/ja
Publication of JPS628977B2 publication Critical patent/JPS628977B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04HBROADCAST COMMUNICATION
    • H04H40/00Arrangements specially adapted for receiving broadcast information
    • H04H40/18Arrangements characterised by circuits or components specially adapted for receiving
    • H04H40/27Arrangements characterised by circuits or components specially adapted for receiving specially adapted for broadcast systems covered by groups H04H20/53 - H04H20/95
    • H04H40/36Arrangements characterised by circuits or components specially adapted for receiving specially adapted for broadcast systems covered by groups H04H20/53 - H04H20/95 specially adapted for stereophonic broadcast receiving
    • H04H40/45Arrangements characterised by circuits or components specially adapted for receiving specially adapted for broadcast systems covered by groups H04H20/53 - H04H20/95 specially adapted for stereophonic broadcast receiving for FM stereophonic broadcast systems receiving
    • H04H40/72Arrangements characterised by circuits or components specially adapted for receiving specially adapted for broadcast systems covered by groups H04H20/53 - H04H20/95 specially adapted for stereophonic broadcast receiving for FM stereophonic broadcast systems receiving for noise suppression
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/1646Circuits adapted for the reception of stereophonic signals

Landscapes

  • Engineering & Computer Science (AREA)
  • Signal Processing (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Noise Elimination (AREA)
  • Stereo-Broadcasting Methods (AREA)
JP8502478A 1978-07-14 1978-07-14 Noise attenuation circuit of fm receiver Granted JPS5513507A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP8502478A JPS5513507A (en) 1978-07-14 1978-07-14 Noise attenuation circuit of fm receiver

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP8502478A JPS5513507A (en) 1978-07-14 1978-07-14 Noise attenuation circuit of fm receiver

Publications (2)

Publication Number Publication Date
JPS5513507A true JPS5513507A (en) 1980-01-30
JPS628977B2 JPS628977B2 (en]) 1987-02-25

Family

ID=13847149

Family Applications (1)

Application Number Title Priority Date Filing Date
JP8502478A Granted JPS5513507A (en) 1978-07-14 1978-07-14 Noise attenuation circuit of fm receiver

Country Status (1)

Country Link
JP (1) JPS5513507A (en])

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5854149U (ja) * 1981-10-05 1983-04-13 株式会社ケンウッド Fmステレオチユ−ナ
JPH07101976B2 (ja) * 1984-10-12 1995-11-01 ゼネラル・エレクトリック・カンパニイ 平打巻き鉄心

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5854149U (ja) * 1981-10-05 1983-04-13 株式会社ケンウッド Fmステレオチユ−ナ
JPH07101976B2 (ja) * 1984-10-12 1995-11-01 ゼネラル・エレクトリック・カンパニイ 平打巻き鉄心

Also Published As

Publication number Publication date
JPS628977B2 (en]) 1987-02-25

Similar Documents

Publication Publication Date Title
ES487141A1 (es) Conexion digital de regulacion de fases con una conexion - auxiliar, especialmente para sintonizadores de aparatos de -television.
EP0691746A4 (en])
AUPM587094A0 (en) Microwave loop oscillators
JPS5513507A (en) Noise attenuation circuit of fm receiver
GB1295380A (en])
JPS5612129A (en) Synthesizer type receiver
GB1309339A (en) Television receiver
JPS55149539A (en) Pll circuit
GB620668A (en) An improved arrangement for reducing the frequency band in the heterodyne reception of frequency-modulated oscillations
JPS5737906A (en) Fm receiver
JPS57131153A (en) Delay detector
JPS5449054A (en) Frequency synthesizer
US2985753A (en) Crystal saver circuit
JPS57190413A (en) Receiver
JPS57141136A (en) Phase synchronous tracking device
RU1774496C (ru) Устройство фазовой автоподстройки частоты
JPS5644231A (en) Signal receiver
JPS5588419A (en) Frequency sweep receiver
JPS5545277A (en) Automatic tuning circuit for fm tuner
JPS55120227A (en) Noise removal unit
JPS5788366A (en) Apparatus c/n measurement
GB1526928A (en) Frequency synthesisers
JPS6451826A (en) Phase locked loop oscillator
JPS5750158A (en) Carrier reproducing circuit
JPS56119533A (en) Pll circuit